You are here

CY7C2568XV18, CY7C2570XV18: 72-Mbit DDR II+ Xtreme SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT | サイプレス セミコンダクタ

CY7C2568XV18, CY7C2570XV18: 72-Mbit DDR II+ Xtreme SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT

最終更新日: 
2015 年 8 月 27 日
バージョン: 
*E

72-Mbit DDR II+ Xtreme SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT

特徴

  • 72-Mbit density (4 M × 18, 2 M × 36)
  • 633 MHz clock for high bandwidth
  • Two-word burst for reducing address bus frequency
  • Double data rate (DDR) interfaces (data transferred at 1266 MHz) at 633 MHz
  • Available in 2.5 clock cycle latency
  • Two input clocks (K and K) for precise DDR timing
  • Echo Clocks (CQ and CQ) simplify data capture in high speed systems
  • Data valid pin (QVLD) to indicate valid data on the output
  • On-die termination (ODT) feature
  • 詳しくは、PDF をご覧ください。

機能説明

The CY7C2568XV18, and CY7C2570XV18 are 1.8 V Synchronous Pipelined SRAMs equipped with DDR II+ architecture. The DDR II+ consists of an SRAM core with advanced synchronous peripheral circuitry. Addresses for read and write are latched on alternate rising edges of the input (K) clock. Write data is registered on the rising edges of both K and K. Read data is driven on the rising edges of K and K. Each address location is associated with two 18-bit words (CY7C2568XV18), or 36-bit words (CY7C2570XV18) that burst sequentially into or out of the device.